久芯网

LC4256V-75FN256BI

  • 描述:宏单元数量: 256 最大延迟时间 (tpd): 7.5 ns 供应商设备包装: 256-FPBGA(17x17) 工作温度: -40摄氏度~105摄氏度(TJ) 安装类别: 表面安装
  • 品牌: 莱迪思 (Lattice)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 0
  • 单价: ¥195.65039
  • 数量:
    - +
  • 总计: ¥195.65
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 内部电源电压 3V~3.6V
  • 安装类别 表面安装
  • 制造厂商 莱迪思 (Lattice)
  • 可编程型 系统可编程
  • 闸门数量 -
  • 工作温度 -40摄氏度~105摄氏度(TJ)
  • 最大延迟时间 (tpd) 7.5 ns
  • 部件状态 过时的
  • 逻辑元件/块的数量 sixteen
  • 宏单元数量 256
  • 输入/输出数量 160
  • 包装/外壳 256-BGA
  • 供应商设备包装 256-FPBGA(17x17)

LC4256V-75FN256BI 产品详情

The high performance ispMACH 4000 family from Lattice offers a SuperFAST CPLD solution. The family is a blend of Lattice’s two most popular architectures: the ispLSI® 2000 and ispMACH 4A. Retaining the best of both families, the ispMACH 4000 architecture focuses on significant innovations to combine the highest performance with low power in a flexible CPLD family. 

The ispMACH 4000 combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration. 

The ispMACH 4000 family offers densities ranging from 32 to 512 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA) and Fine Pitch Thin BGA (ftBGA) packages ranging from 44 to 256 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters. 

The ispMACH 4000 family has enhanced system integration capabilities. It supports 3.3V (4000V), 2.5V (4000B) and 1.8V (4000C/Z) supply voltages and 3.3V, 2.5V and 1.8V interface voltages. Additionally, inputs can be safely driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The ispMACH 4000 also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. The ispMACH 4000 family members are 3.3V/ 2.5V/1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to VCC (logic core).

Feature

■ High Performance 

• fMAX = 400MHz maximum operating frequency 

• tPD = 2.5ns propagation delay 

• Up to four global clock pins with programmable clock polarity control 

• Up to 80 PTs per output 

■ Ease of Design 

• Enhanced macrocells with individual clock, reset, preset and clock enable controls 

• Up to four global OE controls 

• Individual local OE control per I/O pin 

• Excellent First-Time-FitTM and refit 

• Fast path, SpeedLockingTM Path, and wide-PT path 

• Wide input gating (36 input logic blocks) for fast counters, state machines and address decoders 

■ Zero Power (ispMACH 4000Z) and Low Power (ispMACH 4000V/B/C) 

 • Typical static current 10µA (4032Z) 

• Typical static current 1.3mA (4000C) 

• 1.8V core low dynamic power 

• ispMACH 4000Z operational down to 1.6V VCC


■ Broad Device Offering 

• Multiple temperature range support 

– Commercial: 0 to 90°C junction (Tj ) 

– Industrial: -40 to 105°C junction (Tj ) 

– Extended: -40 to 130°C junction (Tj ) 

• For AEC-Q100 compliant devices, refer to LA-ispMACH 4000V/Z Automotive Data Sheet 

■ Easy System Integration 

• Superior solution for power sensitive consumer applications 

• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O 

• Operation with 3.3V (4000V), 2.5V (4000B) or 1.8V (4000C/Z) supplies 

• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI interfaces 

• Hot-socketing 

• Open-drain capability 

• Input pull-up, pull-down or bus-keeper 

• Programmable output slew rate 

• 3.3V PCI compatible 

• IEEE 1149.1 boundary scan testable 

• 3.3V/2.5V/1.8V In-System Programmable (ISP™) using IEEE 1532 compliant interface 

 • I/O pins with fast setup path 

• Lead-free package options



LC4256V-75FN256BI所属分类:复杂可编程逻辑器件(CPLD),LC4256V-75FN256BI 由 莱迪思 (Lattice) 设计生产,可通过久芯网进行购买。LC4256V-75FN256BI价格参考¥195.650393,你可以下载 LC4256V-75FN256BI中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询LC4256V-75FN256BI规格参数、现货库存、封装信息等信息!

莱迪思 (Lattice)

莱迪思 (Lattice)

莱迪思半导体是低功耗可编程的领导者。在不断增长的通信、计算、工业、汽车和消费市场中,他们通过网络解决客户问题,从边缘到云。他们的技术、长期关系以及对世界一流支持的承诺,让他们的客户能够快速、轻松地释放他...

展开
会员中心 微信客服
客服
回到顶部