久芯网
SN74ALVCHR16601G
收藏

SN74ALVCHR16601G

渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 451

数量 单价 合计
451+ 4.83264 2179.52199
  • 库存: 1305
  • 单价: ¥4.83264
  • 数量:
    - +
  • 总计: ¥2,179.52
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 逻辑类型 -
  • 电线数量 -
  • 输出高电流, 输出低电流 -
  • 电源电压 -
  • 工作温度 -
  • 安装类别 -
  • 包装/外壳 -
  • 供应商设备包装 -

SN74ALVCHR16601G 产品详情

Widebus, UBT are trademarks of Texas Instruments.

Texas InstrumentsSN74ALVCHR16601GR

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCHR16601GR combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, clocked, and clock-enabled modes.

Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB\ and CLKENBA\) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB\ is low, the outputs are active. When OEAB\ is high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA\, LEBA, CLKBA, and CLKENBA\.

The outputs include equivalent 26- series resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

Feature

  • Member of the Texas Instruments Widebus Family
  • UBT Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Modes
  • Operates From 1.65 V to 3.6 V
  • Max tpd of 4.4 ns at 3.3 V
  • ±12-mA Output Drive at 3.3 V
  • Output Ports Have Equivalent 26- Series Resistors, So No External Resistors Are Required
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
SN74ALVCHR16601G所属分类:通用总线功能,SN74ALVCHR16601G 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCHR16601G价格参考¥4.832643,你可以下载 SN74ALVCHR16601G中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCHR16601G规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部