久芯网

CVMEH22501AIDGGREP

  • 描述:逻辑类型: 通用总线收发器 电源电压: 3.15伏~3.45伏 电线数量: 8-Bit and Dual 1-Bit 供应商设备包装: 48-TSSOP 工作温度: -40摄氏度~85摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:2-3 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

数量 单价 合计
1+ 79.71853 79.71853
200+ 30.84797 6169.59440
500+ 29.76871 14884.35600
1000+ 29.23432 29234.32100
  • 库存: 10725
  • 单价: ¥79.71854
  • 数量:
    - +
  • 总计: ¥79.72
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 逻辑类型 通用总线收发器
  • 电源电压 3.15伏~3.45伏
  • 工作温度 -40摄氏度~85摄氏度
  • 安装类别 表面安装
  • 电线数量 8-Bit and Dual 1-Bit
  • 输出高电流, 输出低电流 12毫安, 12毫安; 48毫安, 64毫安
  • 包装/外壳 48-TFSOP(0.240“,6.10毫米宽)
  • 供应商设备包装 48-TSSOP

CVMEH22501AIDGGREP 产品详情

The CVMEH22501AIDGGREP 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBT transceiver allows transparent, latched, and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards operating at LVTTL logic levels and VME64, VME64x, or VME320(2) backplane topologies.

The CVMEH22501AIDGGREP device is pin-for-pin compatible to the SN74VMEH22501 device (SCES357), but operates at a wider operating temperature range.

High-speed backplane operation is a direct result of the improved OEC circuitry and high drive that has been designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive loads and include pseudo-ETL input thresholds (? VCC ±50 mV) for increased noise immunity. These specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5.

With proper design of a 21-slot VME system, a designer can achieve 320-MB transfer rates on linear backplanes and, possibly, 1-GB transfer rates on the VME320 backplane.

All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.

Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

When VCC is between 0 and 1.5 V, the device is in thehigh-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, output-enable (OEBY) inputs should be tied to VCC through a pullup resistor and output-enable (OEAB) inputs should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this input.

Feature

  • Controlled Baseline
    • One Assembly/Test Site, One Fabrication Site
  • Enhanced Diminishing Manufacturing Sources (DMS) Support
  • Enhanced Product-Change Notification
  • Qualification Pedigree(1)
  • Member of the


CVMEH22501AIDGGREP所属分类:通用总线功能,CVMEH22501AIDGGREP 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。CVMEH22501AIDGGREP价格参考¥79.718537,你可以下载 CVMEH22501AIDGGREP中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CVMEH22501AIDGGREP规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部