久芯网

SN74ALVCH16903DL

  • 描述:逻辑类型: 通用总线驱动器 电源电压: 2.3伏~3.6伏 电线数量: 12位 供应商设备包装: 56-SSOP 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 33

数量 单价 合计
40+ 89.51286 3580.51456
  • 库存: 8060
  • 单价: ¥67.59230
  • 数量:
    - +
  • 总计: ¥2,230.55
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商 德州仪器 (Texas)
  • 部件状态 可供货
  • 安装类别 表面安装
  • 逻辑类型 通用总线驱动器
  • 电线数量 12位
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 电源电压 2.3伏~3.6伏
  • 工作温度 0摄氏度~70摄氏度
  • 包装/外壳 56-BSSOP (0.295", 7.50毫米 Width)
  • 供应商设备包装 56-SSOP

SN74ALVCH16903DL 产品详情

Widebus, EPIC are trademarks of Texas Instruments.

Texas InstrumentsSN74ALVCH16903DL

This 12-bit universal bus driver is designed for 2.3-V to 3.6-V VCC operation.

The SN74ALVCH16903DL has dual outputs and can operate as a buffer or an edge-triggered register. In both modes, parity is checked on APAR, which arrives one cycle after the data to which it applies. The YERR\ output, which is produced one cycle after APAR, is open drain.

MODE selects one of the two data paths. When MODE is low, the device operates as an edge-triggered register. On the positive transition of the clock (CLK) input and when the clock-enable (CLKEN\) input is low, data set up at the A inputs is stored in the internal registers. On the positive transition of CLK and when CLKEN\ is high, only data set up at the 9A-12A inputs is stored in their internal registers. When MODE is high, the device operates as a buffer and data at the A inputs passes directly to the outputs. 11A/YERREN\ serves a dual purpose; it acts as a normal data bit and also enables YERR\ data to be clocked into the YERR\ output register.

When used as a single device, parity output enable (PAROE\) must be tied high; when parity input/output (PARI/O) is low, even parity is selected and when PARI/O is high, odd parity is selected. When used in pairs and PAROE\ is low, the parity sum is output on PARI/O for cascading to the second SN74ALVCH16903. When used in pairs and PAROE\ is high, PARI/O accepts a partial parity sum from the first SN74ALVCH16903.

A buffered output-enable (OE\) input can be used to place the 24 outputs and YERR\ in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE\ does not affect the internal operation of the device. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16903DL is characterized for operation from 0°C to 70°C.

Feature

  • Member of the Texas Instruments Widebus Family
  • EPIC (Enhanced-Performance Implanted CMOS) Submicron Process
  • Checks Parity
  • Able to Cascade With a Second SN74ALVCH16903
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic 300-mil Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), and Thin Very Small-Outline (DGV) Packages
SN74ALVCH16903DL所属分类:通用总线功能,SN74ALVCH16903DL 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74ALVCH16903DL价格参考¥67.592304,你可以下载 SN74ALVCH16903DL中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74ALVCH16903DL规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部