久芯网

CD74AC112E

  • 描述:种类: JK型 电源电压: 1.5伏~5.5伏 每个元件的位数: one 供应商设备包装: 16-PDIP 工作温度: -55摄氏度~125摄氏度(TA) 安装类别: 通孔
  • 品牌:
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 998

数量 单价 合计
998+ 2.17287 2168.52426
  • 库存: 7400
  • 单价: ¥2.17287
  • 数量:
    - +
  • 总计: ¥2,168.52
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 输出类别 互补的
  • 每个元件的位数 one
  • 功能 设置(预设)和重置
  • 元件数量 two
  • 工作温度 -55摄氏度~125摄氏度(TA)
  • 种类 JK型
  • 正反器类别 下降沿
  • 静态电流 (Iq) 4.A.
  • 部件状态 过时的
  • 输入电容值 10 pF
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 安装类别 通孔
  • 供应商设备包装 16-PDIP
  • 包装/外壳 16-DIP(0.300英寸,7.62毫米)
  • 制造厂商
  • 时钟频率 100兆赫
  • 电源电压 1.5伏~5.5伏
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 10.3ns@5V,50皮法

CD74AC112E 产品详情

The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

Feature

  • AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage
  • Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
  • Balanced Propagation Delays
  • ±24-mA Output Drive Current
    • Fanout to 15 F Devices
  • SCR-Latchup-Resistant CMOS Process and Circuit Design
  • Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015
Description

The ’AC112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

CD74AC112E所属分类:触发器,CD74AC112E 由 设计生产,可通过久芯网进行购买。CD74AC112E价格参考¥2.172870,你可以下载 CD74AC112E中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CD74AC112E规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部