久芯网

CD4018BE

  • 描述:逻辑类型: 除以N 电源电压: 3 V ~ 18 V 每个元件的位数: five 计数速度率: 8.5 MHz 供应商设备包装: 16-PDIP 安装类别: 通孔
  • 品牌:
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1417

数量 单价 合计
1417+ 1.52100 2155.26975
  • 库存: 3324
  • 单价: ¥1.52101
  • 数量:
    - +
  • 总计: ¥2,155.27
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 制造厂商
  • 部件状态 过时的
  • 定向 -
  • 元件数量 one
  • 工作温度 -55摄氏度~125摄氏度
  • 安装类别 通孔
  • 重置 异步
  • 定时 同步的
  • 供应商设备包装 16-PDIP
  • 正反器类别 上升沿
  • 逻辑类型 除以N
  • 电源电压 3 V ~ 18 V
  • 每个元件的位数 five
  • 计数速度率 8.5 MHz
  • 包装/外壳 16-DIP(0.300英寸,7.62毫米)

CD4018BE 产品详情

CD4018BE types consist of 5 Johnson-Counter stages, buffered Q outputs from each stage, and counter preset control gating. CLOCK, RESET, DATA, PRESET ENABLE, and 5 individual JAM inputs are provided. Divide by 10, 8, 6, 4, or 2 counter configurations can be implemented by feeding the Q\5, Q\4, Q\3, Q\2, Q\1 signals, respectively, back to the DATA input. Divide-by-9, 7, 5, or 3 counter configurations can be implemented by the use of a CD4011B to gate the feedback connection to the DATA input. Divide-by functions grater than 10 can be achieved by use of multiple CD4018BE units. The counter is advanced one count at the positive clock-signal transition.. Schmitt Trigger action on the clock line permits unlimited clock rise and fall times. A high RESET signal clear the counter to an all-zero condition. A high PRESET-ENABLE signal allows information on the JAM inputs to preset the counter. Anti-lock gating is provided to assure the proper counting sequence.

The CD4018BE types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix),16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes),and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

Feature

  • Medium speed operation……10 MHz (typ.) at VDD – VSS = 10 V
  • Fully static operation
  • 100% tested for quiescent current at 20 V
  • Standardized, symmetrical output characteristics
  • 5-V, 10-V, and 15-V parametric ratings
  • Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
  • Noise margin (full package-temperature range) = 1 V at VDD = 5 V 2 V at VDD = 10 V2.5 V at VDD = 15 V
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ’B’ Series CMOS Devices"
  • Applications:
    • Fixed and programmable divide-by-10, 9, 8, 7, 6, 5, 4, 3, 2 counters
    • Fixed and programmable counters greater than 10
    • Programmable decade counters
    • Divide-by-"N" counters/frequency synthesizers
    • Frequency division
    • Counter control/timers
Description

CD4018B types consist of 5 Johnson-Counter stages, buffered Q outputs from each stage, and counter preset control gating. CLOCK, RESET, DATA, PRESET ENABLE, and 5 individual JAM inputs are provided. Divide by 10, 8, 6, 4, or 2 counter configurations can be implemented by feeding the Q\5, Q\4, Q\3, Q\2, Q\1 signals, respectively, back to the DATA input. Divide-by-9, 7, 5, or 3 counter configurations can be implemented by the use of a CD4011B to gate the feedback connection to the DATA input. Divide-by functions grater than 10 can be achieved by use of multiple CD4018B units. The counter is advanced one count at the positive clock-signal transition.. Schmitt Trigger action on the clock line permits unlimited clock rise and fall times. A high RESET signal clear the counter to an all-zero condition. A high PRESET-ENABLE signal allows information on the JAM inputs to preset the counter. Anti-lock gating is provided to assure the proper counting sequence.

The CD4018B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix),16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes),and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

CD4018BE所属分类:计数器/触发器芯片,CD4018BE 由 设计生产,可通过久芯网进行购买。CD4018BE价格参考¥1.521009,你可以下载 CD4018BE中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CD4018BE规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部