久芯网

SN74LVC574ADGVR

  • 描述:种类: d型 电源电压: 1.65伏~3.6伏 每个元件的位数: 8 供应商设备包装: 20-TVSOP 工作温度: -40摄氏度~125摄氏度(TA) 安装类别: 表面安装
  • 品牌: 德州仪器 (Texas)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

展开

起订量: 1

数量 单价 合计
1+ 6.64460 6.64460
10+ 5.83569 58.35699
25+ 5.48324 137.08115
100+ 4.47427 447.42770
250+ 4.15605 1039.01450
500+ 3.53695 1768.47700
1000+ 2.91965 2919.65500
2000+ 2.91965 5839.31000
  • 库存: 1799
  • 单价: ¥6.64461
  • 数量:
    - +
  • 总计: ¥6.64
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 可供货
  • 功能 标准
  • 种类 d型
  • 元件数量 one
  • 安装类别 表面安装
  • 制造厂商 德州仪器 (Texas)
  • 正反器类别 上升沿
  • 工作温度 -40摄氏度~125摄氏度(TA)
  • 输入电容值 4 pF
  • 输出类别 三态,非反相
  • 每个元件的位数 8
  • 时钟频率 150兆赫
  • 最大传播延迟 @ 电压(V), 最大负载电容(CL) 6.8ns @ 3.3V, 50皮法
  • 输出高电流, 输出低电流 24毫安, 24毫安
  • 电源电压 1.65伏~3.6伏
  • 静态电流 (Iq) 10A.
  • 供应商设备包装 20-TVSOP
  • 包装/外壳 20-TFSOP(0.173“,4.40毫米宽)

SN74LVC574ADGVR 产品详情

The SN54LVC574A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC574ADGVR octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCC operation.

These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

Feature

  • Operate From 1.65 V to 3.6 V
  • Inputs Accept Voltages to 5.5 V
  • Specified From -40°C to 85°C, -40°C to 125°C, and -55°C to 125°C
  • Max tpd of 7 ns at 3.3 V
  • Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
  • Typical VOHV (Output VOH Undershoot) >2 V at VCC = 3.3 V, TA = 25°C
  • Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
Description

The SN54LVC574A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC574A octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCC operation.

These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

SN74LVC574ADGVR所属分类:触发器,SN74LVC574ADGVR 由 德州仪器 (Texas) 设计生产,可通过久芯网进行购买。SN74LVC574ADGVR价格参考¥6.644608,你可以下载 SN74LVC574ADGVR中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询SN74LVC574ADGVR规格参数、现货库存、封装信息等信息!

德州仪器 (Texas)

德州仪器 (Texas)

德州仪器公司(TI)是一家开发模拟IC和嵌入式处理器的全球半导体设计和制造公司。通过雇用世界上最聪明的人,TI创造了塑造技术未来的创新。如今,TI正在帮助超过10万名客户改变未来。

会员中心 微信客服
客服
回到顶部