久芯网

CY7C024-55AXC

  • 描述:存储类型: Volatile 存储格式: SRAM 存储容量: 64Kb (4K x 16) 电源电压: 4.5伏~5.5伏 供应商设备包装: 100-TQFP(14x14)
  • 品牌: 英飞凌 (Infineon)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 17

  • 库存: 807
  • 单价: ¥132.25535
  • 数量:
    - +
  • 总计: ¥2,248.34
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 存储类型 Volatile
  • 制造厂商 英飞凌 (Infineon)
  • 安装类别 表面安装
  • 存储接口 并联
  • 存储格式 SRAM
  • 时钟频率 -
  • 单字、单页写入耗时 55ns
  • 访达时期 55 ns
  • 电源电压 4.5伏~5.5伏
  • 工作温度 0摄氏度~70摄氏度(TA)
  • 技术 SRAM-双端口,异步
  • 包装/外壳 100-LQFP
  • 供应商设备包装 100-TQFP(14x14)
  • 部件状态 过时的
  • 存储容量 64Kb (4K x 16)

CY7C024-55AXC 产品详情

Features
■True dual-ported memory cells, which allow simultaneous reads of the same memory location
■4K×16 organization(CY7C024/024A[)
■4K×18 organization(CY7C0241)
■8Kx16 organization(CY7C025)
■8Kx18 organization(CY7C0251)
■0.65 micron CMOS for optimum speed and power
■High speed access:15ns Low operating power: lcc=150 mA(typ)
■Fully asynchronous operation
■Automatic power down Expandable data bus to 32/36 bits or more using Master/Slave chip select when using more than one device
■On-chip arbitration logic Semaphores included to permit software handshaking between ports
. INT flag for port-to-port communication
■Separate upper-byte and lower-byte control
■Pin select for Master or Slave
■Available in 84-pin(Pb-free) PLCC,84-pin PLCC,100-pin
(Pb-free) TQFP, and 100-pin TQFP

Functional Description 

The CY7C024/024/0241 and CY7C025/0251 are low power CMOS 4K×16/18 and 8K× 16/18 dual-port static RAMs. Various arbitration schemes are included on the CY7C024/0241 and CY7C025/0251 to handle situations when multiple processors access the same piece of data. Two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory. The CY7C024/0241 and CY7C025/0251 can be used as standalone 16 or 18-bit dual-port static RAMs or multiple devices can be combined to function as a 32-/36-bit or wider master/slave dual-port static RAM. An M/S pin is provided for implementing 32-/36-bit or wider memoryapplications without the need for separate master and slave devices or additional discrete logic. Application areas include interprocessor/multiprocessor designs, communications status buffering, and dual-port video/graphics memory.

Each port has independent control pins: Chip Enable(CE), Read or Write Enable(R/W), and Output Enable(OE). Two flags are provided on each port (BUSY and INT). BUSY signals that theport is trying to access the same location currently being accessed by the other port. The Interrupt Flag(INT) permitscommunication between ports or systems by means of a mail box. The semaphores are used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphore logic is comprised of eight shared latches. Only one side can control the latch (semaphore) at any time. Control of a semaphore indicates that a shared resource is in use. An automatic power down feature is controlled independently on each port by a chip select(CE) pin.
The CY7C024/024A/0241 and CY7C025/0251 are available in 84-pin Pb-free PLCCs,84-pin PLCCs(CY7C024-55AXC and CY7C025 only),100-pin Pb-free Thin Quad Plastic Flatplack(TQFP), and 100-pin Thin Quad Plastic Flatpack.

Feature

Functional Description
The CY7C024/024A/0241 and CY7C025/0251 are low power CMOS 4K x 16/18 and 8K x 16/18 dual-port static RAMs. Various arbitration schemes are included on the CY7C024/ 0241 and CY7C025/0251 to handle situations when multiple processors access the same piece of data. Two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory.
   

■ True dual-ported memory cells, which allow simultaneous reads of the same memory location
■ 4K x 16 organization (CY7C024/024A[1])
■ 4K x 18 organization (CY7C0241)
■ 8K x 16 organization (CY7C025)
■ 8K x 18 organization (CY7C0251)
■ 0.65 micron CMOS for optimum speed and power
■ High speed access: 15 ns
■ Low operating power: ICC = 150 mA (typ)
■ Fully asynchronous operation
■ Automatic power down
■ Expandable data bus to 32/36 bits or more using Master/Slave chip select when using more than one device
■ On-chip arbitration logic
■ Semaphores included to permit software handshaking between ports
■ INT flag for port-to-port communication
■ Separate upper-byte and lower-byte control
■ Pin select for Master or Slave
■ Available in 84-pin (Pb-free) PLCC, 84-pin PLCC, 100-pin (Pb-free) TQFP, and 100-pin TQFP
   


(Picture: Pinout)


CY7C024-55AXC所属分类:存储器,CY7C024-55AXC 由 英飞凌 (Infineon) 设计生产,可通过久芯网进行购买。CY7C024-55AXC价格参考¥132.255354,你可以下载 CY7C024-55AXC中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询CY7C024-55AXC规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部