久芯网

XC1736EVOG8C

  • 描述:可编程型: OTP 存储容量: 36kB 电源电压: 4.75伏~5.25伏 供应商设备包装: 8-TSOP 工作温度: 0摄氏度~70摄氏度 安装类别: 表面安装
  • 品牌: AMD塞琳思 (AMD Xilinx)
  • 交期:5-7 工作日
渠道:
  • 自营
  • 得捷
  • 贸泽

起订量: 1

  • 库存: 0
  • 单价: ¥151.20165
  • 数量:
    - +
  • 总计: ¥151.20
在线询价

温馨提示: 请填写以下信息,以便客户代表及时与您沟通联系。

规格参数

  • 部件状态 过时的
  • 工作温度 0摄氏度~70摄氏度
  • 安装类别 表面安装
  • 制造厂商 AMD塞琳思 (AMD Xilinx)
  • 可编程型 OTP
  • 存储容量 36kB
  • 电源电压 4.75伏~5.25伏
  • 包装/外壳 8-SOIC (0.154", 3.90毫米 Width)
  • 供应商设备包装 8-TSOP

XC1736EVOG8C 产品详情

FPGA Master Serial Mode Summary

The I/O and logic functions of the Configurable Logic Block (CLB) and their associated interconnections are established by a configuration program. The program is loaded either automatically upon power up, or on command, depending on the state of the three FPGA mode pins. In Master Serial mode, the FPGA automatically loads the configuration program from an external memory. The Xilinx PROMs have been designed for compatibility with the Master Serial mode.

Upon power-up or reconfiguration, an FPGA enters the Master Serial mode whenever all three of the FPGA modeselect pins are Low (M0=0, M1=0, M2=0). Data is read from the PROM sequentially on a single data line. Synchronization is provided by the rising edge of the temporary signal CCLK, which is generated during configuration.

Master Serial Mode provides a simple configuration interface. Only a serial data line and two control lines are required to configure an FPGA. Data from the PROM is read sequentially, accessed via the internal address and bit counters which are incremented on every valid rising edge of CCLK.

If the user-programmable, dual-function DIN pin on the FPGA is used only for configuration, it must still be held at a defined level during normal operation. The Xilinx FPGA families take care of this automatically with an on-chip default pull-up resistor.

Feature

  • One-time programmable (OTP) read-only memory designed to store configuration bitstreams of Xilinx® FPGAs
  • Simple interface to the FPGA; requires only one user I/O pin
  • Cascadable for storing longer or multiple bitstreams
  • Programmable reset polarity (active High or active Low) for compatibility with different FPGA solutions
  • XC17128E/EL, XC17256E/EL, XC1701, and XC1700L series support fast configuration
  • Low-power CMOS floating-gate process
  • XC1700E series are available in 5V and 3.3V versions
  • XC1700L series are available in 3.3V only
  • Available in compact plastic packages: 8-pin SOIC, 8- pin VOIC, 8-pin PDIP, 20-pin SOIC, 20-pin PLCC, 44- pin PLCC or 44-pin VQFP
  • Programming support by leading programmer manufacturers
  • Design support using the Xilinx Alliance and Foundation™ software packages
  • Guaranteed 20 year life data retention
  • Lead-free (Pb-free) packaging available
XC1736EVOG8C所属分类:可编程只读存储器(PROM),XC1736EVOG8C 由 AMD塞琳思 (AMD Xilinx) 设计生产,可通过久芯网进行购买。XC1736EVOG8C价格参考¥151.201650,你可以下载 XC1736EVOG8C中文资料、PDF数据手册、Datasheet数据手册功能说明书,可查询XC1736EVOG8C规格参数、现货库存、封装信息等信息!
会员中心 微信客服
客服
回到顶部